## NLASB3157

## SPDT, $\mathbf{3} \mathbf{\Omega}$ RON Switch

The NLASB3157 is an advanced CMOS analog switch fabricated with silicon gate CMOS technology. It achieves very low propagation delay and $\mathrm{RDS}_{\mathrm{ON}}$ resistances while maintaining CMOS low power dissipation. Analog and digital voltages that may vary across the full power-supply range (from $\mathrm{V}_{\mathrm{CC}}$ to GND). This device is a drop in replacement for the NC7SB3157.

The select pin has overvoltage protection that allows voltages above $\mathrm{V}_{\mathrm{CC}}$, up to 7.0 V to be present on the pin without damage or disruption of operation of the part, regardless of the operating voltage.

## Features

- High Speed: $\mathrm{t}_{\mathrm{PD}}=1.0 \mathrm{~ns}(\mathrm{Typ})$ at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$
- Low Power Dissipation: $\mathrm{I}_{\mathrm{CC}}=2.0 \mu \mathrm{~A}(\mathrm{Max})$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- Standard CMOS Logic Levels
- High Bandwidth, Improved Linearity
- Switches Standard NTSC/PAL Video, Audio, SPDIF and HDTV
- May be used for Clock Switching, Data Multiplexing, etc.
- $\mathrm{R}_{\mathrm{ON}}$ Typical $=3 \Omega$ @ $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$
- Break Before Make Circuitry, Prevents Inadvertent Shorts
- 2 Devices can Switch Balanced Signal Pairs, e.g. LVDS > $200 \mathrm{Mb} / \mathrm{s}$
- Latchup Performance Exceeds 300 mA
- Pin for Pin Drop in for NC7SB3157
- Tiny SC88 and WDFN6 Packages
- ESD Performance:
- Human Body Model; > 2000 V;
- Machine Model; > 200 V
- NLVASB3157 Features Extended Automotive Temperature Range; $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (See Appendix A)
- These Devices are $\mathrm{Pb}-$ Free, Halogen Free/BFR Free and are RoHS Compliant


ON Semiconductor ${ }^{\circledR}$
www.onsemi.com
MARKING
DIAGRAMS

FUNCTION TABLE

| Select Input | Function |
| :---: | :---: |
| L | B0 Connected to A |
| H | B1 Connected to A |

ORDERING INFORMATION

| Device | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: |
| NLASB3157DFT2G | SC-88 <br> (Pb-Free) |  <br> Reel |
| NLVASB3157DFT2G | SC-88 <br> (Pb-Free) |  <br> Reel |
| NLASB3157MTR2G | WDFN6 <br> (Pb-Free) |  <br> Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.


Figure 1. Pin Assignment \& Logic Diagram
MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.5 to +7.0 | V |
| DC Switch Voltage (Note 1) | $\mathrm{V}_{\mathrm{IS}}$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| DC Input Voltage (Note 1) | $\mathrm{V}_{\mathrm{IN}}$ | -0.5 to +7.0 | V |
| DC Input Diode Current @ $\mathrm{V}_{\mathrm{IN}}<0 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{IK}}$ | -50 | mA |
| DC Input / Output Current | $\mathrm{I}_{\mathrm{OUT}}$ | 128 | mA |
| DC $\mathrm{V}_{\text {CC }}$ or Ground Current | $\mathrm{I}_{\mathrm{CC}} / \mathrm{I}_{\mathrm{GND}}$ | ${ }^{(100}$ | mA |
| Storage Temperature Range | $\mathrm{T}_{\mathrm{Stg}}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature Under Bias | $\mathrm{T}_{\mathrm{J}}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Lead Temperature (Soldering, 10 Seconds) | $\mathrm{T}_{\mathrm{L}}$ | 260 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation @ $+85^{\circ} \mathrm{C}$ | $\mathrm{P}_{\mathrm{D}}$ | mW |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. The input and output negative voltage ratings may be exceeded if the input and output diode current ratings are observed.

RECOMMENDED OPERATING CONDITIONS (Note 2)

| Characteristic | Symbol | Min | Max | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage Operating | $\mathrm{V}_{\mathrm{CC}}$ | 1.65 | 5.5 | V |
| Select Input Voltage | $\mathrm{V}_{\mathrm{IN}}$ | 0 | 5.5 | V |
| Switch Input Voltage | $\mathrm{V}_{\mathrm{IS}}$ | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| Output Voltage | $\mathrm{V}_{\mathrm{OUT}}$ | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise and Fall Time <br> Control Input $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}-3.6 \mathrm{~V}$ <br> Control Input $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ |  |  |  |
| Thermal Resistance |  | 0 | 10 | $\mathrm{~ns} / \mathrm{V}$ |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.
2. Select input must be held HIGH or LOW, it must not float.

DC ELECTRICAL CHARACTERISTICS - NLASB3157

| Symbol | Parameter | Test Conditions | $\mathrm{V}_{\mathrm{cc}}$(V) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH Level Input Voltage |  | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-5.5 \end{gathered}$ |  |  |  | $\begin{gathered} 0.75 \mathrm{~V}_{\mathrm{CC}} \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \end{gathered}$ |  | V |
| $\mathrm{V}_{\text {IL }}$ | LOW Level Input Voltage |  | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-5.5 \end{gathered}$ |  |  |  |  | $0.25 \mathrm{~V}_{\mathrm{CC}}$ $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{N}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathrm{IN}} \leq 5.5 \mathrm{~V}$ | 0-5.5 |  | $\pm 0.05$ | $\pm 0.1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IofF | OFF State Leakage Current | $0 \leq \mathrm{A}, \mathrm{B} \leq \mathrm{V}_{\mathrm{CC}}$ | 1.65-5.5 |  | $\pm 0.05$ | $\pm 0.1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| RoN | Switch On Resistance (Note 3) | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=30 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=2.4 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-30 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-30 \mathrm{~mA} \end{aligned}$ | 4.5 |  | $\begin{aligned} & 3.0 \\ & 5.0 \\ & 7.0 \end{aligned}$ |  |  | $\begin{aligned} & \hline 7.0 \\ & 12 \\ & 15 \end{aligned}$ | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=24 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-24 \mathrm{~mA} \end{aligned}$ | 3.0 |  | $\begin{aligned} & \hline 4.0 \\ & 10 \end{aligned}$ |  |  | $\begin{aligned} & 9.0 \\ & 20 \end{aligned}$ | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=8 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-8 \mathrm{~mA} \end{aligned}$ | 2.3 |  | $\begin{aligned} & \hline 5.0 \\ & 13 \end{aligned}$ |  |  | $\begin{aligned} & 12 \\ & 30 \end{aligned}$ | $\Omega$ |
|  |  | $\begin{aligned} & \begin{array}{l} \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=4 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{IN}}=1.65 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-4 \mathrm{~mA} \end{array} \end{aligned}$ | 1.65 |  | $\begin{aligned} & \hline 6.5 \\ & 17 \end{aligned}$ |  |  | $20$ | $\Omega$ |
| ICC | Quiescent Supply Current All Channels ON or OFF | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\text {OUT }}=0 \end{aligned}$ | 5.5 |  |  | 1.0 |  | 10 | $\mu \mathrm{A}$ |
|  | Analog Signal Range |  | $\mathrm{V}_{\mathrm{CC}}$ | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| RRANGE | On Resistance Over Signal Range (Note 3) (Note 7) | $\begin{aligned} & \begin{array}{l} \mathrm{I}_{\mathrm{A}}=-30 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ \leq \mathrm{V}_{\mathrm{CC}} \\ \mathrm{I}_{\mathrm{A}}=-24 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ \leq \mathrm{V}_{\mathrm{CC}} \\ \mathrm{I}_{\mathrm{A}}=-8 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ \leq \mathrm{V}_{\mathrm{CC}} \\ \mathrm{I}_{\mathrm{A}}=-4 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ \leq \mathrm{V}_{\mathrm{CC}} \end{array} \end{aligned}$ | $\begin{aligned} & \hline 4.5 \\ & 3.0 \\ & 2.3 \\ & 1.65 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 25 \\ & 50 \\ & 100 \\ & 300 \end{aligned}$ | $\Omega$ |
| $\triangle \mathrm{R}_{\text {ON }}$ | On Resistance Match Between Channels (Note 3) (Note 4) (Note 5) | $\begin{aligned} & I_{A}=-30 \mathrm{~mA}, \mathrm{~V}_{\mathrm{Bn}}=3.15 \\ & \mathrm{I}_{\mathrm{A}}=-24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{Bn}}=2.1 \\ & \mathrm{I}_{\mathrm{A}}=-8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{Bn}}=1.6 \\ & \mathrm{I}_{\mathrm{A}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{Bn}}=1.15 \end{aligned}$ | $\begin{gathered} \hline 4.5 \\ 3.0 \\ 2.3 \\ 1.65 \end{gathered}$ |  | $\begin{gathered} \hline 0.15 \\ 0.2 \\ 0.5 \\ 0.5 \end{gathered}$ |  |  |  | $\Omega$ |
| $\mathrm{R}_{\text {flat }}$ | On Resistance Flatness (Note 3) (Note 4) (Note 6) | $\begin{aligned} & \mathrm{I}_{\mathrm{A}}-30 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ & \leq \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{I}_{\mathrm{A}}-24 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ & \leq \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{I}_{\mathrm{A}}-8 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ & \leq \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{I}_{\mathrm{A}}-4 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ & \leq \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & \hline 5.0 \\ & 3.3 \\ & 2.5 \\ & 1.8 \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 12 \\ & 28 \\ & 125 \end{aligned}$ |  |  |  | $\Omega$ |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
3. Measured by the voltage drop between $A$ and $B$ pins at the indicated current through the switch. On Resistance is determined by the lower of the voltages on the two (A or B Ports).
4. Parameter is characterized but not tested in production.
5. $\Delta R_{\mathrm{ON}}=\mathrm{R}_{\mathrm{ON}} \max -\mathrm{R}_{\mathrm{ON}}$ min measured at identical $\mathrm{V}_{\mathrm{CC}}$, temperature and voltage levels.
6. Flatness is defined as the difference between the maximum and minimum value of On Resistance over the specified range of conditions.
7. Guaranteed by Design.

AC ELECTRICAL CHARACTERISTICS - NLASB3157

| Symbol | Parameter | Test Conditions | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | Unit | Figure Number |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PHL }}$ <br> $t_{\text {PLH }}$ | Propagation Delay Bus to Bus (Note 9) | $\mathrm{V}_{1}=$ OPEN | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{gathered}$ |  |  |  |  | $\begin{aligned} & 1.2 \\ & 0.8 \\ & 0.3 \end{aligned}$ | ns | Figures 2, 3 |
| $\begin{aligned} & \text { tpZL } \\ & \text { tpZH }^{2} \end{aligned}$ | Output Enable Time Turn On Time (A to $B_{n}$ ) | $\begin{aligned} & V_{\mathrm{I}}=2 \times \mathrm{V}_{\mathrm{CC}} \text { for } \mathrm{t}_{\text {PZL }} \\ & \mathrm{V}_{\mathrm{I}}=0 \mathrm{~V} \text { for } t_{\text {PZZ }} \end{aligned}$ | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{gathered}$ |  |  | $\begin{aligned} & 23 \\ & 13 \\ & 6.9 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 3.5 \\ & 2.5 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & \hline 24 \\ & 14 \\ & 7.6 \\ & 5.7 \end{aligned}$ | ns | Figures 2, 3 |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PLZ}} \\ & \mathrm{t}_{\mathrm{PHZ}} \end{aligned}$ | Output Disable Time <br> Turn Off Time <br> (A Port to B Port) | $\begin{aligned} & V_{\mathrm{I}}=2 \times \mathrm{V}_{\mathrm{CC}} \text { for tpLZ } \\ & \mathrm{V}_{\mathrm{I}}=0 \mathrm{~V} \text { for tPHZ } \end{aligned}$ | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{gathered}$ |  |  | $\begin{gathered} \hline 12.5 \\ 7.0 \\ 5.0 \\ 3.5 \end{gathered}$ | $\begin{aligned} & 3.0 \\ & 2.0 \\ & 1.5 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 13 \\ & 7.5 \\ & 5.3 \\ & 3.8 \end{aligned}$ | ns | Figures 2, 3 |
| $\mathrm{t}_{\mathrm{B}-\mathrm{M}}$ | Break Before Make <br> Time (Note 8) |  | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{gathered}$ |  |  |  | $\begin{aligned} & 0.5 \\ & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ |  | ns | Figure 4 |
| Q | Charge Injection (Note 8) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=0.1 \mathrm{nF}, \mathrm{~V}_{\mathrm{GEN}}=0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{GEN}}=0 \Omega \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 3.3 \end{aligned}$ |  | $\begin{aligned} & 7.0 \\ & 3.0 \end{aligned}$ |  |  |  | pC | Figure 5 |
| OIRR | Off Isolation (Note 10) | $\begin{aligned} & R_{L}=50 \Omega \\ & f=10 \mathrm{MHz} \end{aligned}$ | 1.65-5.5 |  | -57 |  |  |  | dB | Figure 6 |
| Xtalk | Crosstalk | $\begin{aligned} & R_{L}=50 \Omega \\ & f=10 \mathrm{MHz} \end{aligned}$ | 1.65-5.5 |  | -54 |  |  |  | dB | Figure 7 |
| BW | -3 dB Bandwidth | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | 1.65-5.5 |  | 250 |  |  |  | MHz | Figure 10 |
| THD | Total Harmonic Distortion (Note 8) | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=600 \Omega \\ & 0.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \\ & \mathrm{f}=600 \mathrm{~Hz} \text { to } 20 \mathrm{kHz} \end{aligned}$ | 5.0 |  | 0.011 |  |  |  | \% |  |

CAPACITANCE - NLASB3157 (Note 11)

| Symbol | Parameter | Test Conditions | Typ | Max | Unit | Figure <br> Number |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Select Pin Input Capacitance | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | 2.3 |  | pF |  |
| $\mathrm{C}_{\mathrm{IO}-\mathrm{B}}$ | B Port Off Capacitance | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 6.5 |  | pF | Figure 8 |
| $\mathrm{C}_{\mathrm{IOA}-\mathrm{ON}}$ | A Port Capacitance when Switch is Enabled | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 18.5 |  | pF | Figure 9 |

8. Guaranteed by Design.
9. This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the On Resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).
10. Off Isolation $=20 \log _{10}\left[V_{A} / V_{B n}\right]$.
11. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, Capacitance is characterized but not tested in production.

APPENDIX A
DC ELECTRICAL EXTENDED AUTOMOTIVE TEMPERATURE RANGE CHARACTERISTICS - NLVASB3157

| Symbol | Parameter | Test Conditions | $V_{c c}$ <br> (V) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH Level Input Voltage |  | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-5.5 \end{gathered}$ |  |  |  | $\begin{gathered} \hline 0.75 \mathrm{~V}_{\mathrm{CC}} \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \end{gathered}$ |  | V |
| $\mathrm{V}_{\text {IL }}$ | LOW Level Input Voltage |  | $\begin{gathered} \hline 1.65-1.95 \\ 2.3-5.5 \end{gathered}$ |  |  |  |  | $\begin{aligned} & 0.25 \mathrm{~V}_{\mathrm{CC}} \\ & 0.3 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | V |
| $\mathrm{I}_{\mathrm{N}}$ | Input Leakage Current | $0 \leq \mathrm{V}_{\mathbb{I N}} \leq 5.5 \mathrm{~V}$ | 0-5.5 |  | $\pm 0.05$ | $\pm 0.1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IofF | OFF State Leakage Current | $0 \leq \mathrm{A}, \mathrm{B} \leq \mathrm{V}_{\mathrm{CC}}$ | 1.65-5.5 |  | $\pm 0.05$ | $\pm 0.1$ |  | $\pm 1$ | $\mu \mathrm{A}$ |
| RoN | Switch On Resistance (Note 12) |  | 4.5 |  | $\begin{aligned} & 3.0 \\ & 5.0 \\ & 7.0 \end{aligned}$ |  |  | $\begin{gathered} \hline 8.5 \\ 13.0 \\ 15.0 \end{gathered}$ | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=24 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-24 \mathrm{~mA} \end{aligned}$ | 3.0 |  | $\begin{aligned} & \hline 4.0 \\ & 10 \end{aligned}$ |  |  | $\begin{aligned} & 11 \\ & 20 \end{aligned}$ |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IV}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=8 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-8 \mathrm{~mA} \end{aligned}$ | 2.3 |  | $\begin{aligned} & 5.0 \\ & 13 \end{aligned}$ |  |  | $\begin{aligned} & 12 \\ & 30 \end{aligned}$ |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=4 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=1.65 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=-4 \mathrm{~mA} \end{aligned}$ | 1.65 |  | $\begin{aligned} & \hline 6.5 \\ & 17 \end{aligned}$ |  |  | $\begin{aligned} & 20 \\ & 50 \end{aligned}$ |  |
| $\mathrm{I} C \mathrm{C}$ | Quiescent Supply Current All Channels ON or OFF | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\text {OUT }}=0 \end{aligned}$ | 5.5 |  |  | 1.0 |  | 10 | $\mu \mathrm{A}$ |
|  | Analog Signal Range |  | $\mathrm{V}_{\mathrm{CC}}$ | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| RRANGE | On Resistance Over Signal Range (Note 12) (Note 14) | $\begin{aligned} & \mathrm{I}_{\mathrm{A}}=-30 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \leq \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{I}_{\mathrm{A}}=-24 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \leq \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{I}_{\mathrm{A}}=-8 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ & \leq \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{I}_{\mathrm{A}}=-4 \mathrm{~mA}, 0 \leq \mathrm{V}_{\mathrm{Bn}} \\ & \leq \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & \hline 4.5 \\ & 3.0 \\ & 2.3 \\ & 1.65 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 25 \\ & 50 \\ & 100 \\ & 300 \end{aligned}$ | $\Omega$ |

12. Measured by the voltage drop between $A$ and $B$ pins at the indicated current through the switch. On Resistance is determined by the lower of the voltages on the two (A or B Ports).
13. Flatness is defined as the difference between the maximum and minimum value of On Resistance over the specified range of conditions.
14. Guaranteed by Design.

* For $\Delta R_{\text {ON }}, R_{\text {FLAT }}, Q$, OIRR, Xtalk, BW, THD, and CIN see $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ section.

APPENDIX A
AC ELECTRICAL EXTENDED AUTOMOTIVE TEMPERATURE RANGE CHARACTERISTICS - NLVASB3157

| Symbol | Parameter | Test Conditions | $\mathrm{V}_{\mathrm{Cc}}$ <br> (V) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | Unit | Figure Number |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHL}} \\ & \mathrm{t}_{\mathrm{PLLH}} \end{aligned}$ | Propagation Delay Bus to Bus (Note 16) | $\mathrm{V}_{1}=$ OPEN | $\begin{array}{\|c\|} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{array}$ |  |  |  |  | $\begin{aligned} & 1.2 \\ & 0.8 \\ & 0.3 \end{aligned}$ | ns | Figures 2, 3 |
| $\begin{aligned} & \hline \mathrm{t}_{\text {PZL }} \\ & \mathrm{t}_{\text {PZH }} \end{aligned}$ | Output Enable Time Turn On Time ( A to $\mathrm{B}_{\mathrm{n}}$ ) | $\begin{aligned} & V_{1}=2 \times V_{C C} \text { for } t_{\text {PZL }} \\ & V_{I}=0 V \text { for tpZH } \end{aligned}$ | $\begin{array}{\|c} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{array}$ |  |  | $\begin{aligned} & 23 \\ & 13 \\ & 6.9 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 3.5 \\ & 2.5 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & 24 \\ & 14 \\ & 9.0 \\ & 7.0 \end{aligned}$ | ns | Figures $2,3$ |
| $\begin{aligned} & \hline \text { tPLZ } \\ & \text { tpHZ } \end{aligned}$ | Output Disable Time <br> Turn Off Time <br> (A Port to B Port) | $\begin{aligned} & V_{\mathrm{I}}=2 \times \mathrm{V}_{\mathrm{CC}} \text { for tpLZ } \\ & \mathrm{V}_{\mathrm{I}}=0 \mathrm{~V} \text { for tPHZ } \end{aligned}$ | $\begin{array}{\|c} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{array}$ |  |  | $\begin{gathered} \hline 12.5 \\ 7.0 \\ 5.0 \\ 3.5 \end{gathered}$ | $\begin{aligned} & 3.0 \\ & 2.0 \\ & 1.5 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 13 \\ & 7.5 \\ & 6.5 \\ & 5.0 \end{aligned}$ | ns | Figures 2, 3 |
| $\mathrm{t}_{\mathrm{B}-\mathrm{M}}$ | Break Before Make <br> Time (Note 15) |  | $\begin{array}{\|c} \hline 1.65-1.95 \\ 2.3-2.7 \\ 3.0-3.6 \\ 4.5-5.5 \end{array}$ |  |  |  | $\begin{aligned} & 0.5 \\ & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ |  | ns | Figure 4 |

15. Guaranteed by Design.
16. This parameter is guaranteed by design but not tested. The bus switch contributes no propagation delay other than the RC delay of the On Resistance of the switch and the 50 pF load capacitance, when driven by an ideal voltage source (zero output impedance).

* For $\Delta \mathbf{R}_{\text {ON }}, R_{\text {FLAT }}, \mathbf{Q}$, OIRR, Xtalk, BW, THD, and CIN see $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ section.


## AC LOADING AND WAVEFORMS

NOTE: Input driven by $50 \Omega$ source terminated in $50 \Omega$ NOTE: $C_{L}$ includes load and stray capacitance NOTE: Input PRR = $1.0 \mathrm{MHz} ; \mathrm{t}_{\mathrm{w}}=500 \mathrm{~ns}$


Figure 2. AC Test Circuit


Figure 3. AC Waveforms


Figure 4. Break Before Make Interval Timing

## NLASB3157

## AC LOADING AND WAVEFORMS



Figure 5. Charge Injection Test


Figure 6. Off Isolation


Figure 7. Crosstalk


Figure 8. Channel Off Capacitance


Figure 9. Channel On Capacitance


Figure 10. Bandwidth
SC-88 2.00x1.25x0.90, 0.65P CASE 419B-02
ISSUE Z

DATE 18 APR 2024

TOP VIEW


NOTES:

1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018
. ALL DIMENSION ARE IN MILLIMETERS
2. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.20 PER END.
3. DIMENSIONS D AND E1 AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY AND DATUM H.
4. DATUMS A AND B ARE DETERMINED AT DATUM H
5. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.08 AND 0.15 FROM THE TIP
6. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF DIMENSION b AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.


RECOMMENDED MOUNTING FOOTPRINT*
FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.


GENERIC MARKING DIAGRAM*


| DIM | MILLIMETERS |  |  |
| :--- | :--- | :--- | :--- |
|  | MIN. | NOM. | MAX. |
| A | --- | --- | 1.10 |
| A1 | 0.00 | --- | 0.10 |
| A2 | 0.70 | 0.90 | 1.00 |
| $b$ | 0.15 | 0.20 | 0.25 |
| $c$ | 0.08 | 0.15 | 0.22 |
| D | 2.00 BSC |  |  |
| E | 2.10 BSC |  |  |
| E1 | 1.25 BSC |  |  |
| $e$ | 0.65 BSC |  |  |
| L | 0.26 | 0.36 | 0.46 |
| L2 | 0.15 BSC |  |  |
| aaa | 0.15 |  |  |
| bbb | 0.30 |  |  |
| ccc | 0.10 |  |  |
| ddd | 0.10 |  |  |

XXX = Specific Device Code
M = Date Code*

- = Pb-Free Package
(Note: Microdot may be in either location)
*Date Code orientation and/or position may vary depending upon manufacturing location.
*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " r ", may or may not be present. Some products may not follow the Generic Marking.


## STYLES ON PAGE 2

| DOCUMENT NUMBER: | 98ASB42985B | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | SC-88 2.00×1.25x0.90, 0.65P | PAGE 1 OF 2 |

[^0]STYLE 1:
PIN 1. EMITTER 2
2. BASE 2
3. COLLECTOR 1
4. EMITTER 1
5. BASE 1
6. COLLECTOR 2

STYLE 7:
PIN 1. SOURCE 2
2. DRAIN 2
3. GATE 1
4. SOURCE 1
5. DRAIN 1
6. GATE 2

STYLE 13:
PIN 1. ANODE
2. N/C
3. COLLECTOR
4. EMITTER
5. BASE
6. CATHODE

STYLE 19:
PIN 1. IOUT
2. GND
3. GND
4. V CC
5. V EN
6. V REF
STYLE 25:
PIN 1. BASE 1
2. CATHODE
3. COLECTOR 2
4. BASE 2
5. EMITTER
6. COLLECTOR 1
STYLE 2:
CANCELLED

STYLE 8:
CANCELLED

STYLE 14:
PIN 1. VREF
2. GND
3. GND
4. IOUT
5. VEN
6. VCC

STYLE 20:
PIN 1. COLLECTOR
2. COLLECTOR
3. BASE
4. EMITTER
5. COLLECTOR
6. COLLECTOR
STYLE 26:

| STYLE 3 : CANCELLED | STYLE 4: <br> PIN 1. CATHODE <br> 2. CATHODE <br> 3. COLLECTOR <br> 4. EMITTER <br> 5. BASE <br> 6. ANODE | STYLE 5: <br> PIN 1. ANODE <br> 2. ANODE <br> 3. COLLECTOR <br> 4. EMITTER <br> 5. BASE <br> 6. CATHODE | STYLE 6 : <br> PIN 1. ANODE 2 <br> 2. $\mathrm{N} / \mathrm{C}$ <br> 3. CATHODE 1 <br> 4. ANODE 1 <br> 5. N/C <br> 6. CATHODE 2 |
| :---: | :---: | :---: | :---: |
| STYLE 9: | STYLE 10: | STYLE 11: | STYLE 12: |
| PIN 1. EMITTER 2 | PIN 1. SOURCE 2 | PIN 1. CATHODE 2 | PIN 1. ANODE 2 |
| 2. EMITTER 1 | 2. SOURCE 1 | 2. CATHODE 2 | 2. ANODE 2 |
| 3. COLLECTOR 1 | 3. GATE 1 | 3. ANODE 1 | 3. CATHODE 1 |
| 4. BASE 1 | 4. DRAIN 1 | 4. CATHODE 1 | 4. ANODE 1 |
| 5. BASE 2 | 5. DRAIN 2 | 5. CATHODE 1 | 5. ANODE 1 |
| 6. COLLECTOR 2 | 6. GATE 2 | 6. ANODE 2 | 6. CATHODE 2 |
| STYLE 15: | STYLE 16: | STYLE 17: | STYLE 18: |
| PIN 1. ANODE 1 | PIN 1. BASE 1 | PIN 1. BASE 1 | PIN 1. VIN1 |
| 2. ANODE 2 | 2. EMITTER 2 | 2. EMITTER 1 | 2. VCC |
| 3. ANODE 3 | 3. COLLECTOR 2 | 3. COLLECTOR 2 | 3. VOUT2 |
| 4. CATHODE 3 | 4. BASE 2 | 4. BASE 2 | 4. VIN2 |
| 5. CATHODE 2 | 5. EMITTER 1 | 5. EMITTER 2 | 5. GND |
| 6. CATHODE 1 | 6. COLLECTOR 1 | 6. COLLECTOR 1 | 6. VOUT1 |
| STYLE 21: | STYLE 22: | STYLE 23: | STYLE 24: |
| PIN 1. ANODE 1 | PIN 1. D1 (i) | PIN 1. Vn | PIN 1. CATHODE |
| 2. $\mathrm{N} / \mathrm{C}$ | 2. GND | 2. CH 1 | 2. ANODE |
| 3. ANODE 2 | 3. D2 (i) | 3. Vp | 3. CATHODE |
| 4. CATHODE 2 | 4. D2 (c) | 4. N/C | 4. CATHODE |
| 5. N/C | 5. VBUS | 5. CH 2 | 5. CATHODE |
| 6. CATHODE 1 | 6. D1 (c) | 6. N/C | 6. CATHODE |
| STYLE 27: | STYLE 28: | STYLE 29: | STYLE 30: |
| PIN 1. BASE 2 | PIN 1. DRAIN | PIN 1. ANODE | PIN 1. SOURCE 1 |
| 2. BASE 1 | 2. DRAIN | 2. ANODE | 2. DRAIN 2 |
| 3. COLLECTOR 1 | 3. GATE | 3. COLLECTOR | 3. DRAIN 2 |
| 4. EMITTER 1 | 4. SOURCE | 4. EMITTER | 4. SOURCE 2 |
| 5. EMITTER 2 | 5. DRAIN | 5. BASE/ANODE | 5. GATE 1 |
| 6. COLLECTOR 2 | 6. DRAIN | 6. CATHODE | 6. DRAIN 1 |

Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

| DOCUMENT NUMBER: | 98ASB42985B | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontroled except when stamped "CONTROLLED COPY" in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | SC-88 2.00x1.25x0.90, 0.65P | PAGE 2 OF 2 |

[^1]
## SCALE 4:1



> BOTTOM VIEW $\quad$|  | 0.10 | $C$ | $A$ | $B$ |
| :--- | :--- | :--- | :--- | :--- |
|  | 0.05 | $C$ | NOTE 3 |  |

STYLE 1:
PIN 1. DRAIN
2. DRAIN
3. GATE
4. SOURCE
5. DRAIN
6. DRAIN


DETAIL A
ALTERNATE TERMINAL CONSTRUCTIONS

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994
2. CONTROLLING DIMENSION: MILLIMETERS
3. DIMENSION b APPLES TO PLATED

TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 mm FROM TERMINAL.
4. COPLANARTTY APPLES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

| DIM | MLLIMETERS |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 0.70 | 0.80 |
| A1 | 0.00 | 0.05 |
| A3 | 0.20 REF |  |
| b | 1.20 BSC |  |
| D |  |  |
| E | 1.00 BSC |  |
|  |  |  |
| L | 0.30 | 0.40 |
| L1 | 0.00 | 0.15 |
| L2 | 0.40 | 0.50 |

## GENERIC MARKING DIAGRAM*



X = Specific Device Code
M = Date Code
*This information is generic. Please refer to device data sheet for actual part marking. $\mathrm{Pb}-F r e e$ indicator, " G " or microdot " $\mathrm{\bullet}$ ", may or may not be present.


DIMENSIONS: MILLIMETERS
*For additional information on our Pb -Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON21223D | Electronic versions are uncontrolled except when accessed directly from the Document Repository. <br> Printed versions are uncontroled except when stamped "CONTROLLED COPY" in red. |
| ---: | :--- | :--- | :--- |
| DESCRIPTION: | WDFN6, 1.2 X1.0,0.4 P | PAGE 1 OF 1 |

ON Semiconductor and (ON) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.
onsemi, OnSeMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner

## ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:
Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support
For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales


[^0]:    onsemi and OnSemi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

[^1]:    onsemi and OnSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

